Seguir
Chester Rebeiro
Chester Rebeiro
Indian Institute of Technology Madras
Dirección de correo verificada de cs.columbia.edu - Página principal
Título
Citado por
Citado por
Año
Bitslice implementation of AES
C Rebeiro, D Selvakumar, ASL Devi
International Conference on Cryptology and Network Security, 203-212, 2006
1162006
Pushing the Limits of High-Speed GF(2 m ) Elliptic Curve Scalar Multiplication on FPGAs
C Rebeiro, SS Roy, D Mukhopadhyay
Cryptographic Hardware and Embedded Systems–CHES 2012: 14th International …, 2012
832012
High speed compact elliptic curve cryptoprocessor for FPGA platforms
C Rebeiro, D Mukhopadhyay
International Conference on Cryptology in India, 376-388, 2008
682008
Shakti-T: A RISC-V processor with light weight security extensions
A Menon, S Murugan, C Rebeiro, N Gala, K Veezhinathan
Proceedings of the Hardware and Architectural Support for Security and …, 2017
662017
Theoretical modeling of elliptic curve scalar multiplier on LUT-based FPGAs for area and speed
SS Roy, C Rebeiro, D Mukhopadhyay
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 21 (5), 901-909, 2012
652012
Revisiting the Itoh-Tsujii inversion algorithm for FPGA platforms
C Rebeiro, SS Roy, DS Reddy, D Mukhopadhyay
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19 (8 …, 2010
512010
XFC: A framework for exploitable fault characterization in block ciphers
P Khanna, C Rebeiro, A Hazra
Proceedings of the 54th Annual Design Automation Conference 2017, 1-6, 2017
502017
PARAM: A microprocessor hardened for power side-channel attack resistance
MA KF, V Ganesan, R Bodduna, C Rebeiro
2020 IEEE International Symposium on Hardware Oriented Security and Trust …, 2020
462020
PERI: A configurable posit enabled RISC-V core
S Tiwari, N Gala, C Rebeiro, V Kamakoti
ACM Transactions on Architecture and Code Optimization (TACO) 18 (3), 1-26, 2021
44*2021
Brutus: Refuting the Security Claims of the Cache Timing Randomization Countermeasure Proposed in CEASER
R Bodduna, V Ganesan, P Slpsk, K Veezhinathan, C Rebeiro
IEEE Computer Architecture Letters 19 (1), 9-12, 2020
442020
Karna: A gate-sizing based security aware EDA flow for improved power side-channel attack protection
P Slpsk, PK Vairam, C Rebeiro, V Kamakoti
2019 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 1-8, 2019
402019
ProBLeSS: A proactive blockchain based spectrum sharing protocol against SSDF attacks in cognitive radio IoBT networks
M Patnaik, G Prabhu, C Rebeiro, V Matyas, K Veezhinathan
IEEE Networking Letters 2 (2), 67-70, 2020
392020
Cache timing attacks on Clefia
C Rebeiro, D Mukhopadhyay, J Takahashi, T Fukunaga
Progress in Cryptology-INDOCRYPT 2009: 10th International Conference on …, 2009
352009
Timing channels in cryptography: a micro-architectural perspective
C Rebeiro, D Mukhopadhyay, S Bhattacharya
Springer, 2014
342014
Power attack resistant efficient FPGA architecture for Karatsuba multiplier
C Rebeiro, D Mukhopadhyay
21st International Conference on VLSI Design (VLSID 2008), 706-711, 2008
332008
Theoretical modeling of the Itoh-Tsujii inversion algorithm for enhanced performance on k-LUT based FPGAs
SS Roy, C Rebeiro, D Mukhopadhyay
2011 Design, Automation & Test in Europe, 1-6, 2011
292011
Pinpointing cache timing attacks on AES
C Rebeiro, M Mondal, D Mukhopadhyay
2010 23rd International Conference on VLSI Design, 306-311, 2010
282010
Cryptanalysis of CLEFIA using differential methods with cache trace patterns
C Rebeiro, D Mukhopadhyay
Cryptographers’ track at the RSA conference, 89-103, 2011
262011
SAFARI: Automatic synthesis of fault-attack resistant block cipher implementations
I Roy, C Rebeiro, A Hazra, S Bhunia
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2019
252019
Hardware prefetchers leak: A revisit of SVF for cache-timing attacks
S Bhattacharya, C Rebeiro, D Mukhopadhyay
2012 45th Annual IEEE/ACM International Symposium on Microarchitecture …, 2012
252012
El sistema no puede realizar la operación en estos momentos. Inténtalo de nuevo más tarde.
Artículos 1–20